# High Density of Deep Acceptor Traps near the 4H-SiC **Conduction Band Limits Surface Mobility and Dielectric Breakdown Field in an n-channel 4H-SiC MOSFET**

Dr. Ravi Kumar Chanana

Self-Employed Independent Researcher, Greater Noida, India. Corresponding author: Dr. Ravi Kumar Chanana

**Abstract:** The oxide fixed charge density  $N_f$  and density of near interface traps  $D_{NIT}$  has been calculated from reliable samples of 4H-SiC MOS devices in a collaborative effort. The  $N_f$  in the p-type MOS device equals the  $D_{NIT}$  on the n-type MOS device after NO annealing of the wet oxide, indicating that they are a result of ionisation of deep traps formed due to neutral oxygen vacancies near the Si-rich 2-3 nm SiC/SiO<sub>2</sub> interface region. The value of  $N_f$  is 23.6 x  $10^{11}$ /cm<sup>2</sup>. This is high and significantly contributes to limiting mobility of the n-channel MOSFET. The oxide breakdown strength is also affected by high  $N_t$  values and therefore needs to be monitored along with the mobility. A  $H_2$  annealing after NO annealing has shown a further increase in FE surface mobility to 55 cm<sup>2</sup>/V-s and is the result of reduced  $D_{NIT}$  after  $H_2$  annealing. However, a lower oxide breakdown is reported after  $H_2$  anneal at about 5MV/cm. The oxide breakdown field of 7.8 MV/cm with charges is obtained after NO annealing. Another competitive device is a result of  $N_2$  annealing at high temperatures giving a peak surface field effect mobility of  $50 \text{ cm}^2/\text{V}$ -s before N<sub>2</sub> anneal and a peak mobility range of 25-35  $cm^2/V$ -s after N<sub>2</sub> anneal with an oxide breakdown field greater than 8MV/cm. The annealing gas is environment-friendly and forms strong Si-N bonds. It is possible to reduce  $D_{NIT}$  further by high temperature oxidation, but it also increases  $D_{it}$  at  $E_c$ -0.2 eV at the same time, which can be passivated with N. It is also possible to reduce  $D_{ii}$  further by increasing the N concentration at the interface during NO annealing. Keywords: Deep Traps, Silicon Carbide FET, Conduction band, Mobility, Dielectric Breakdown field

Date of Submission: 03-08-2019

Date of Acceptance: 19-08-2019

## I. Introduction

This report is another sequel to the two previous reports by the author as part of the collaborative group study [1-4]. In this report, a new calculation is made on the p-type 4H-SiC-Si-face (0001) MOS device from the data set of the author's collaborative study [1-2, 5-6] and is presented in a Table below. Before opening discussion on the data in the Table, the three types of interface traps existing in the SiC/SiO2 system are distinguished. One is at the interface only, and arises from the so-called  $P_b$  centres or  $P_{bC}$  centres [7]. A  $P_b$ centre is Si atom connected to three Si atoms at the interface with one dangling bond or a dangling bond on the second Si atom connected to the Si atom below it. These are known as Pb0 and Pb1 in the Si technology where their density is about  $10^{12}$ /cm<sup>2</sup> on the p (100) surface [8]. The density of P<sub>b1</sub> is less than the density of P<sub>b0</sub>. The  $P_{bC}$  centres are carbon-dangling bonds on the 4H-SiC surface. There density is found to be 3-4 x  $10^{12}$ /cm<sup>2</sup> [9]. The Si/SiO<sub>2</sub> system has only  $P_b$  centres but the SiC/SiO<sub>2</sub> system has both  $P_b$  and  $P_{bC}$  centres due to Si and C dangling bonds. They can acquire a positive, negative or zero charge and are therefore amphoteric. There is another type of interface traps in the SiC/SiO<sub>2</sub>system that arise due to sp<sup>2</sup>-bonded carbon clusters and graphite like carbon [10]. These are mainly donor states or hole traps in the lower half of the SiC bandgap with the intrinsic Fermi level shown to be at  $E_c$ -0.97 eV in 4H-SiC due to intrinsic defect density of 1.1 x  $10^{14}$ /cm<sup>3</sup> [11, 12]. Being donor states, they are neutral when occupied with electrons and become positive upon donating an electron or capturing a hole. These add positive charges to p-type MOS device when the Fermi level is near the VB and when the donor states are empty and therefore positively charged. If donor states due to  $sp^2$  bonded carbon and graphite like carbon are reduced in number because they are oxidised, then the P<sub>b</sub> centres will take their place as donor states. High temperature inert anneal in N<sub>2</sub> or Ar gas has high density of donor states and low temperature inert anneal has low density of donor states, so N<sub>f</sub> is accordingly higher or lower due to inert anneals [8, 13-14]. The small upper half of the 4H-SiC bandgap of 0.97 eV above the intrinsic Fermi level also has acceptor states coming from  $sp^2$  bonded carbon and graphite like carbon that have been shown to be passivated by NO annealing and add to the traps near VB [3]. The acceptor states are negative when occupied and neutral when empty. The donor states occupy almost two-thirds of the 4H-SiC bandgap below the intrinsic Fermi level are much larger in density with the sp<sup>2</sup> bonded carbon states starting from  $E_y + 1.4$  eV [10]. The above two types of interface traps are represented as D<sub>it</sub>. The contribution to D<sub>it</sub> from the P<sub>b</sub> centres is not

observed in 4H-SiC/SiO<sub>2</sub>system by Afanasev et al. [10]. However, after wet re-oxidation [15], the donor states are reduced and acceptor states are increased as observed in Fig. 2 of the report by Williams et al. [3] making the  $D_{it}$  distribution asymmetric after re-oxidation. The third type of traps at the SiC/SiO<sub>2</sub> interface are called "border" traps, which are present in the oxide within about 3 nm of the interface and can exchange charge with the Si or SiC CB [16-17]. These are represented as  $D_{bt}$  or  $D_{NIT}$ . It is difficult to distinguish between the three types of traps by electrical characterisation methods except the fact that border traps are dominant at low frequencies of less than 100 Hz [18-19]. It is to be noted that  $D_{it}$  at  $E_c$ -0.2 eV is not necessarily the same as  $D_{NIT}$ near CB of the semiconductor unless  $D_{it}$  is passivated substantially. In the as oxidised dry or wet oxide on Siface of 4H-SiC having (0001) orientation, the  $D_{it}$  at  $E_c$ -0.2 eV is at 2.4 x 10<sup>12</sup>/cm<sup>2</sup>eV with Ar annealing gas containing small parts of oxygen [3, 20]. Wet re-oxidation at 950°C for 3 hrs has shown to reduce the donor states and increase the acceptor states as mentioned earlier [3]. Wet re-oxidation has also shown to reduce near-midgap interface states density and the fixed charge density in p-6H-SiC-Si-face MOS devices having (0001) orientation [21-22].

Silicon has a diamond lattice structure that belongs to cubic crystal family. It can be seen as two interpenetrating face-centred-cubic (fcc) sub-lattices with one sub-lattice displaced from the other by one quarter of a distance along a diagonal of a cube, that is, a displacement of a  $\sqrt{3}/4$  [23]. The planar density (PD) of atoms on the Si (100) and Si (110) and Si (111) surface can be calculated by knowing the number of atoms on the plane and dividing by the area of the plane. The lattice constant for Si is 0.543 nm denoted by 'a'. The number of atoms on the three faces are 2 on each face, and the areas of the planes are  $a^2$ ,  $a\sqrt{2}a$ , and  $\{(1/2) \times (\sqrt{2}a) \times ((\sqrt{2}a (\sqrt{3}/2)) = a^2\sqrt{3}/2\}$ , giving PDs tabulated below in Table I. The area of a hexagonal plane is given by 2 times the area of a trapezoid having two parallel sides as 'a' and '2a' and a height of  $(a\sqrt{3}/2)$ . This equals  $(3\sqrt{3}/2) a^2$ . PD for the hexagonal closely packed (hcp) crystal plane of 6H-SiC or 4H-SiC having (0001) surface orientation is therefore given as below in Table I. It can be observed that the density of atoms on 4H-SiC (0001) face is nearly the same as on Si (111) face. The comparison of N<sub>f</sub> values in oxides on 4H-SiC MOS devices should therefore be made with those in oxides grown on Si (111) face. This has been mentioned by the research group of Afanasev et al. also [10]. On a clean semiconductor surface, the PD represents P<sub>b</sub> centres which act as surface recombination centres. These states on Si surface reduce to  $10^{11}$ - $10^{12}$ /cm<sup>2</sup> after oxidation [24-26].

| Table 1. I failar density of atoms on the SF cubic faces and on one- and 411-SFC (0001) hep faces. |                  |                  |                    |                 |                 |                |                |  |  |
|----------------------------------------------------------------------------------------------------|------------------|------------------|--------------------|-----------------|-----------------|----------------|----------------|--|--|
| Si(100)                                                                                            | Si(110)          | Si(111)          | 6H-or 4H-          | Ratio of PD     | Ratio of PD     | Ratio of PD    | Ratio of PD    |  |  |
| (x                                                                                                 | (x               | (x               | SiC (0001)         | Si(111)/Si(100) | Si(100)/Si(110) | of 4H-SiC      | of 4H-SiC      |  |  |
| $10^{14}/cm^2$ )                                                                                   | $10^{14}/cm^2$ ) | $10^{14}/cm^2$ ) | hcp plane          |                 |                 | (0001)/Si(111) | (0001)/Si(100) |  |  |
|                                                                                                    |                  |                  | $(x 10^{14}/cm^2)$ |                 |                 |                |                |  |  |
| 6.7                                                                                                | 4.8              | 7.8              | 8.1                | 1.16            | 1.4             | 1.04           | 1.21           |  |  |

Table I. Planar density of atoms on the Si cubic faces and on 6H- and 4H-SiC (0001) hcp faces.

## **II.** Results and Discussion

A new calculation is made on the p-type 4H-SiC-Si-face (0001) MOS device from the data set of the author's collaborative study [1-6] and is presented in the Table II below. The flat band voltage for the p-type MOS device is determined from the high frequency (HF) 1 MHz C-V trace. It is observed to be -6V [2]. The device had Au contact at the gate having a work function of 5.1 eV. The p-4H-SiC doped with 9.1 x 10<sup>16</sup>/cm<sup>3</sup> Al as p-type impurity [15] has a work function of 6.8 eV. Therefore the metal-semiconductor work function difference comes out to be -1.7 eV, which in terms of voltage is -1.7 V. The flat band voltage for only the charges in the oxide is therefore (-6V - (-1.7V)) = -4.3 V. For an oxide capacitance of 80 pF for 40 nm oxide) [5], N<sub>f</sub> can be given as:

$$\begin{split} N_f &= C_{ox} V/(qA) \\ N_f &= (80 \ x \ 10^{-12} \ F) \ x \ (- \ 4.3 \ V) \ / \ ((1.602 \ x \ 10^{-19} \text{coul}) \ x \ (9.1 \ x \ 10^{-4} \ \text{cm}^2)) = 23.6 \ x \ 10^{11} / \text{cm}^2. \end{split}$$

| Table II. The observed and calculated parameters | s from n- and p- 4H-SiC MOS devices in accumulation and  |
|--------------------------------------------------|----------------------------------------------------------|
| inversion from the author's collaborative study. | The oxides are annealed in NO at 1150°C for 2 hrs [1-6]. |

| 4H-SiC-Si-   | NO        | Leakage                    | Flat     | Fixed charge                           | Near                      | Surface      | Oxide     | Oxide     |
|--------------|-----------|----------------------------|----------|----------------------------------------|---------------------------|--------------|-----------|-----------|
| face (0001)  | annealed  | current                    | band     | density, N <sub>f</sub>                | Interface                 | effective    | Breakdown | Breakdown |
| oriented     | oxide     | density,                   | Voltage, | (cm <sup>-2</sup> )                    | Trap                      | mobility for | without   | with      |
| MOS device   | thickness | $(A/cm^2),$                | (V)      | $(x \ 10^{11})$                        | density, D <sub>NIT</sub> | n-channel    | charges,  | charges,  |
| in           | (nm)      | $J_{D,ox} = 8.6 \text{ x}$ |          |                                        | $(cm^{-2}eV^{-1})$        | MOSFET,      | (MV/cm)   | (MV/cm)   |
| accumulation |           | 10-9                       |          |                                        | $(x \ 10^{11})$           | $(cm^2/V-s)$ |           |           |
| n-type       | 40        | 8.8 x 10 <sup>-10</sup>    | < 1      | -24before NO<br>Negligible<br>after NO | 23.5<br>After NO          |              | 7.8       | 7.8       |
| p-type       | 40        | 8.8 x 10 <sup>-9</sup>     | - 6      | 12 before NO<br>23.6 after NO          | NIL<br>(Dit exists)       | 30-35        | 9.5       | 7.8       |

The NITs and positive fixed charges are mostly coming from the neutral oxygen vacancies in the oxide, where it is believed that a hole capture by the neutral oxygen vacancy can ionise the trap and create E' centre and a positive hole charge centre [27]. This is discussed next. The grown and NO annealed oxide in the devices of Table II are 40 nm thick [1, 5]. Table II also presents the displacement current density ( $J_{D,ox}$ ) for 40 nm thick SiO<sub>2</sub> as 8.6 x 10<sup>-9</sup> A/cm<sup>2</sup>, keeping in mind that  $J_{D,ox}$  depends on the oxide thickness and needs to be calculated separately for each sample [5, 6]. The observed leakage current density in the n-type MOS device in accumulation is 8.8x 10<sup>-10</sup> A/cm<sup>2</sup>. This is one order less than the  $J_{D,ox}$ , indicating the presence of NITs in the oxide near CB [5]. At the same time, there is a negligible N<sub>f</sub> after NO annealing as the flat band voltage is at less than 1 V, and with the Mo-n-4H-SiC work function difference of 4.7-3.9 equalling 0.8 V, leaves no voltage for the charges. In the p-type MOS device, the observed leakage current is same as the  $J_{D,ox}$  at 8.8 x 10<sup>-9</sup> A/cm<sup>2</sup> indicating that there are no NITs near the VB. Instead, a positive fixed charge density N<sub>f</sub> is calculated from the flat band voltage of -6 V to be 23.6 x 10<sup>11</sup>/cm<sup>2</sup>. The n-type device has NITs near CB and the p-type device has no NITs near the VB. Both have some fixed charges with the n-type device having negligibly small density. Also, D<sub>NIT</sub> in the n-type device is same as the N<sub>f</sub> in the p-type device at 300 K. This is the situation after NO annealing of the oxide at 1150°C for 2 hrs.

The neutral oxygen vacancy is a common defect occurring in the  $SiO_2$  with one of the bridging oxygen missing from the  $SiO_4$  tetrahedron and then the two neighbouring tetrahedrons bonded with the Si-Si bond as shown earlier. This can constitute the  $SiO_x$ . The diamagnetic neutral oxygen vacancies in  $SiO_2$ , forming  $SiO_x$ . with 0 < x < 2 and symbolised as  $\equiv Si - Si \equiv$ , ionises upon irradiation with high energy radiation such as Xrays, y-rays, neutrons and Ultra Violet rays or by capturing a hole, into paramagnetic defects as E' centre (unpaired electron) and a positive charge (hole) centre in the oxide. These have been detected in 1956 by Weeks [27] using the Electron Paramagnetic Resonance (EPR) technique. The E' centre is originally located at 5.85 eV and is now accepted to be at 5.83 eV from the VB of SiO<sub>2</sub>, with some confusion existing around 5.7-5.9 eV [28] and the neutral oxygen vacancy is located at 7.6 eV from the VB of SiO<sub>2</sub>. Weeks pointed to the first paper by Faraday in 1825 on colouration of glass by solar radiation. The above defects have been studied in great details in the last fifty years and the author limits himself to the basics only, as learnt from the scientific literature and review articles [28-30]. As can be observed from the data of Table II above,  $D_{NIT}$  and  $N_f$  values are equal and is believed to be the result of hole capture by the neutral oxygen vacancy forming the E' centre and the positive charge, with the E' centre representing  $D_{NIT}$  and the positive charge representing N<sub>f</sub> with their densities equal because they are created from the same neutral oxygen vacancy. Neutral oxygen vacancy is a common defect in SiO<sub>2</sub>. It is diamagnetic and cannot be detected by EPR technique. The E' centre acts as a capacitor in series with oxide capacitance with the n-MOS device in accumulation and reduces the total equivalent series capacitance, thereby lowering the low-field leakage current. The same neutral oxygen vacancy becomes a positive charge centre by capturing a hole say, when the n-MOS device is in depletion or a p-MOS device is in accumulation and an E' centre located at 5.85 eV from the SiO<sub>2</sub> VB or 3.05 eV from the SiO<sub>2</sub> CB as a deep electron trap or acceptor trap being negative with one unpaired electron. A study has shown the E' centre dominates the hole trapping in a good quality silicon dioxide [31]. The positive charge created cannot become a trap capacitance with accumulated holes in the VB as they are 'like' charges and a linear capacitance has opposite charges across its plates, and is part of the oxide. So, no NITs exist near the VB. This will be true for both 4H-SiC and Si-MOS device. The SiO<sub>2</sub>/4H-SiC interface is complicated with C and N involved. All C is bonded to N after NO annealing and the energy level goes to the VB of 4H-SiC [3]. Furthermore, after NO annealing, N replaces O at the interface making the interface  $SiN_x$  or SiON or Si-C-O-N type [5, 32-33].

Continuing further, the field at the anode is reduced for hole tunnelling in the p-type MOS device in accumulation due to the presence of positive charges giving lower hole current. The slope constant for FN hole tunnelling however is the same as that of n-MOS device in accumulation and therefore the oxide breakdown field with charges is the same at 7.8 MV/cm. If the oxide field is corrected for the positive charges, the oxide breakdown field for hole tunnelling increases to 9.5 MV/cm without charges [2, 5]. These breakdown fields are presented in the Table II above. Thus, there are NITs in the CB but negligible fixed charges in the n-MOS device. There are no NITs in the VB of the p-type MOS device but there are positive fixed charges equal in density to the density of NITs in the n-type device near the CB. That is, where there are switching states near CB of Si and 4H-SiC, there are negligible fixed states, and where there are no switching states near the VB of Si and 4H-SiC, there are some fixed states. This is the case after NO annealing and including nitrogen into the 4H-SiC/SiO<sub>2</sub>system. In 1992, border traps or NITs have been introduced as part of the oxide charges within about 3 nm in the oxide from the interface that can exchange charge with the Si CB [16]. These traps can be treated as part of the oxide with the MOS in accumulation [5, 6] or part of the interface traps with the MOS device in depletion. Treating them as part of the oxide is a new idea introduced by the author. When treated as part of the oxide, the trap capacitance is in series with the oxide capacitance lowering the equivalent series capacitance and lowering the low-field leakage current [5, 6]. When treated as part of the interface traps with the MOS device in depletion, the trap capacitance gets added to the interface trap capacitance in parallel and increases the quasistatic capacitance at low frequency creating a 'hump' in the low frequency C-V curve [5, 6, 18, 19, 34]. The 'hump' can be seen in Fig. 2 of Williams et al. [3], presenting D<sub>it</sub> distribution after wet re-oxidation [3]. The  $D_{NIT}$  obtained is in experimental agreement with the  $D_{NIT}$  obtained when treated as part of the interface traps with the p-MOS device in strong inversion as an n-channel MOSFET [1, 34]. However, there are some fixed charges, also within the 2 nm of the oxide /semiconductor interface which are different from the deep traps acting as fixed charges with the p-MOS device in accumulation. There density is very low particularly in the 4H-SiC MOS devices because the deep trap densities are high in the low 1012 order. These have been discussed earlier.

The N<sub>f</sub> for different combinations of atoms on the E' centre are summarised in Table III below. An EELS study confirms the formation of Si-C-O-O with 2 nm of the SiO<sub>x</sub> region in SiO<sub>2</sub>/4H-SiC system as shown in Fig. 13 of the reference [35]. Replacing 10 by an N gives Si-C-O-N, adds a positive charge and double Nf at 23.5 x  $10^{11}$ /cm<sup>2</sup>, implying that N<sub>f</sub> before NO annealing must be 12 x  $10^{11}$ /cm<sup>2</sup>. H<sub>2</sub> annealing after NO annealing adds H preferably to O than to C to give Si-C-O-N-H reducing Nf back to pre-annealed value as in wet reoxidised oxide of 12 x 10<sup>11</sup>/cm<sup>2</sup>. Finally, replacing C-O-O by 3N due toN<sub>2</sub> annealing giving Si-N-N-N correlated bonds, and can also result in  $N_f$  of 23.5 x 10<sup>11</sup>/cm<sup>2</sup>. It can be observed that the number of electrons is the same in Si-C-O-N and Si-N-N-N and so will result in the same Nf value. A comparative study of defects in silicon nitride and SiO<sub>2</sub> suggests that the  $K^0$  centre in Silicon Nitride is similar to the E' centre in SiO<sub>2</sub> with the energy level predicted to be near midgap of the nitride. Possibly, two  $K^0$  defects produce a set of positive and negative centres [36]. The formation of SiCxOy at the SiC/SiO2 interface is detected with the energy and number of electrons ejected from the top 10 nm surface having SiC2O2 bonds by high resolution XPS [37]. Another experimental study of 4H-SiC/SiO<sub>2</sub>system summarises the formation of the correlated bonds [33]. All the correlated bonds discussed above are presented in Table III below.

| <b>Table III.</b> N <sub>f</sub> in p-type 4H-SiC MOS device for different atom combinations in the E' centre |                                                               |                                    |                            |                                      |                                            |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------|----------------------------|--------------------------------------|--------------------------------------------|--|--|--|--|
| Bond type                                                                                                     | Si-C-O-O in SiO <sub>2</sub>                                  | Si-C-O-O-H                         | Si-C-O-N anneal            | Si-C-O-N-H                           | Si-N-N-N anneal                            |  |  |  |  |
| 21                                                                                                            | on 4H-SiC after<br>wet re-ox annealing<br>at 950°C for 3 hrs. | anneal in molecular H <sub>2</sub> | after wet re-ox with<br>NO | anneal after NO with molecular $H_2$ | after wet re-ox with $N_2$ or $N_2$ plasma |  |  |  |  |
| Electrons                                                                                                     | 22 in C-O-O                                                   | 23 in C-O-O-H                      | 21 in C-O-N                | 22 in C-O-N-H                        | 21 in N-N-N                                |  |  |  |  |
| $N_{\rm f}$ , (x 10 <sup>11</sup> /cm <sup>2</sup> )                                                          | 12                                                            | 8                                  | 23.6                       | 12                                   | 23.5                                       |  |  |  |  |

| Table III. | N <sub>f</sub> in p-ty | pe 4H-SiC M | OS device f | or different atom | combinations in the E' | centre |
|------------|------------------------|-------------|-------------|-------------------|------------------------|--------|
|------------|------------------------|-------------|-------------|-------------------|------------------------|--------|

The above analysis results into the following inferences. One, the density of fixed charges from deep traps is obtained mostly in 4H-SiC MOS devices [38]. Two, the density of fixed charges due to excess Si or C that does not exchange charge with Si or SiC CB is low in 4H-SiC/SiO<sub>2</sub> system. Three, D<sub>it</sub> is mainly P<sub>b</sub> centres and deep donor or acceptor traps and  $D_{NIT}$  is density of border traps coming from the formation of E' centre and a positive charge centre after ionisation of neutral oxygen vacancy. Four, the border traps are dominant at low frequencies of <100 Hz and therefore quasi-static C-V alone can identify them well [5, 18, 19, 37, 39]. Five, the E' centre in the SiO<sub>2</sub> near the 4H-SiC/SiO<sub>2</sub> interface has 1C and 2O attached to the Si atom with an unpaired electron in place of 3O in the E' centre near the Si/SiO2 interface because a minimum of 1C has to be there if SiC is used. Six, NO annealing to the saturation level replaces one O in C-O-O from the E' centre by N forming CN bonds. A high temperature N<sub>2</sub> annealing or N<sub>2</sub> plasma annealing can result in Si-N3 resulting in the same  $N_f$  in the p-type device of 23.5 x 10<sup>11</sup>/cm<sup>2</sup>. This  $N_f$  being related to the deep traps implies that  $D_{NIT}$  in this device is also the same as N<sub>f</sub>. Seven, replacing O by C and then N in E' centre of thermal oxide (Si-O-O-O) results in adding positive charge and tripling or doubling N<sub>f</sub>, respectively. Attaching H to O implies adding an electron or adding negative charges. Attaching an H to form Si-C-O-O-H results in addition of positive charges. Eight, the  $P_b$  centres are passivated with Si-N bonds reducing  $D_{it}$  by one order after NO annealing, but  $D_{NIT}$ doubles as compared to the wet re-ox condition. The  $D_{\text{NIT}}$  then goes back to the wet-re-ox value by  $H_2$ annealing after NO annealing due addition of an electron from H forming a complex Si-C-O-N-H coordinated molecule. So, the surface effective mobility increases to  $35 \text{ cm}^2/\text{V-s}$  after NO anneal because D<sub>it</sub> is reduced by one order although D<sub>NIT</sub> doubles [4]. Furthermore, H<sub>2</sub> annealing after NO annealing increases surface FE mobility to 55cm<sup>2</sup>/V-s because D<sub>NIT</sub> reduces back to pre-NO annealed value by adding H, and D<sub>it</sub> is already reduced by N from NO annealing. This approach of NO annealing followed by  $H_2$  annealing keeps the  $D_{NIT}$  to  $12 \times 10^{11}$ /cm<sup>2</sup>eV. Annealing a dry oxide grown on n-type 4H-SiC epitaxial surface with low partial pressure of O<sub>2</sub> annealing (0.001% O<sub>2</sub>) at 1300°C to 1500°C for 1 minute results in the E'centre as Si-C-O-O. A further H<sub>2</sub> annealing of this oxide can result in simpler correlated bonds as Si-C-O-O-H. The surface FE mobility however is not better than the NO +  $H_2$  anneal condition because of higher  $D_{it}$  +  $D_{NIT}$  combined together. It needs to be kept in mind that D<sub>it</sub> is distributed throughout the large bandgap of 4H-SiC of 3.23 eV making D<sub>it</sub> reduction by one order by N as very significant [3]. Five different anneal conditions are compared based on the different device parameters and tabulated below in Table IV. The peak FE mobility of 55  $\text{cm}^2/\text{V-s}$  obtained after NO +  $H_2$  anneal is better and others are compared to it as worse. The device with  $N_2$  anneal is a little worse but it is competitive because of having strong Si-N3 bonds and the use of environment friendly N<sub>2</sub> gas [40]. It requires more energy to break N<sub>2</sub>bonds having a bond strength of 9.8eV. Plasma N<sub>2</sub> and plasma N<sub>2</sub> + H<sub>2</sub> has been tried where electrical energy is partially substituted for thermal energy [41, 42]. It is not evaluated in this report. The concentration of carbon at the SiO<sub>2</sub>/SiC interface is greater than  $10^{20}$ /cm<sup>3</sup>, in the as-oxidised oxide after pure Ar anneal on n-4H-SiC MOS device and becomes  $10^{18}$ /cm<sup>3</sup> followed by O<sub>2</sub> anneal [20]. The volume density of carbon defects after oxygen anneal for a 2 nm interface is equal to surface density of 2 x  $10^{11}$ /cm<sup>2</sup>.

| Annealing condition                                   | $D_{it}$<br>at E <sub>c</sub> -0.2 eV<br>(x10 <sup>11</sup> /cm <sup>2</sup> eV) | $\frac{D_{\text{NIT}}}{(x10^{11}/\text{cm}^2\text{eV})}$ | $\begin{array}{ccc} D_{it} + D_{NIT} \\ D_{it} & is \\ throughout the \\ bandgap \\ (x10^{11}/cm^2eV) \end{array}$ | Comparison<br>of anneals                     | Surface FE mobility<br>in n-channel<br>MOSFET<br>(cm <sup>2</sup> /V-s) | Oxide<br>breakdown<br>field with<br>charges<br>(MV/cm) |
|-------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------|
| As-oxidised                                           | 24                                                                               | 12                                                       | 24 + 12                                                                                                            | poor                                         | 5-7                                                                     | >8                                                     |
| H <sub>2</sub> (400-1000°C)                           | 24                                                                               | 6                                                        | 24 + 6                                                                                                             | $O_2 + H_2$<br>(worse)                       | 27                                                                      | >8                                                     |
| As-oxidised +<br>NO at 1150°C or<br>1175°C for 2 hrs. | 6                                                                                | 24                                                       | 6 + 24                                                                                                             | NO (good)                                    | 35-45<br>35 is effective<br>mobility                                    | ≥7.8                                                   |
| H <sub>2</sub> after NO                               | 6                                                                                | 12                                                       | 6 + 12                                                                                                             | $NO + H_2$<br>(better)                       | 55                                                                      | ~5                                                     |
| As-oxidised + $N_2$<br>at 1300°C for 1-<br>10 hrs.    | 2-10<br>(Avg. 6)                                                                 | 24                                                       | 6 + 24                                                                                                             | N <sub>2</sub><br>(Worse but<br>competitive) | 25-35                                                                   | >8                                                     |

Table IV. Comparison of five different annealing processes on SiO<sub>2</sub> based on the device parameters

Two possible solutions were thought to obtain lower  $D_{NIT}$  and  $N_f$  eventually did not prove effective. First, ozone oxidation was thought will remove C better because of an extra O in it. It does remove C but the final  $D_{it}$  at  $E_c$ -0.2 eV is still the same at 2 x 10<sup>12</sup>/cm<sup>2</sup> eV as after NO annealing [3, 43-44]. Second, the quality of the bulk 4H-SiC material and the epitaxial layer was questioned based on the premise that the oxide grown on a defective surface will yield poor quality oxide having larger oxygen vacancy concentration [6]. A study by Haney et al. [45] cleared the doubt about the poor quality of epitaxial layers. The n-channel MOSFETs fabricated on p-type epitaxial layers having thickness of 0.5 to 2µm resulted in the same surface mobility of 27cm<sup>2</sup>/V-s. In 4H-SiC MOS, after NO annealing and including N to the saturation level at the interface, N replaces O in the SiO<sub>x</sub>. N having the atomic number of 7 has one less electron as compared to O having an atomic number of 8. So, replacing O by N adds positive charge to the SiO<sub>x</sub> molecule. The NIT density after NO annealing in 4H-SiC MOS has become 23.5 x  $10^{11}$ /cm<sup>2</sup>, which is one order higher than in Si/SiO<sub>2</sub> system as discussed earlier. It is possible to reduce  $D_{NIT}$  further by high temperature oxidation at 1300°C with 0.1% O<sub>2</sub> ambient as shown by  $N_f$  in n-type device [20], but at the expense of increasing  $D_{it}$  at  $E_c$ -0.2 eV. Also, the desirable NO annealing which reduces  $D_{it}$  will double the low  $D_{NIT}$  achieved as can be seen in Table IV above by comparing row 1 and 3. Higher D<sub>NIT</sub> results in lower surface effective mobility in the MOSFETs such as 35  $cm^2/V$ -s obtained by Chung et al. [4]. Furthermore, if one places more N forcefully than the planar density of Si (111) at the 4H-SiC/SiO<sub>2</sub> interface, some of the SiO<sub>2</sub> will become SiON having a lower bandgap [32]. The gate dielectric in the MOS device now becomes a stack of SiON/SiO2. The author has already shown that a stack such as  $Al_2O_3/SiO_2$  increases the leakage current and lowers the oxide breakdown field as compared to only having a thick oxide as gate dielectric [6]. However, in Si high-K metal gate (HKMG) technology and the other future technologies such as FinFET and Trigate, the high-K gate stack with ultrathin SiO<sub>2</sub> is needed to reduce the leakage current in the ultrathin SiO<sub>2</sub> layer. The amorphous high-K material such as HfO<sub>2</sub> with larger K value is able to effectively provide larger oxide thickness for the same capacitance and thus reduce the leakage current due to higher EOT of the stack. EOT is 1.4 nm in HKMG technology [6, 46].

In Si MOS device, superfine cleaning has shown interface trap density in mid  $10^9/\text{cm}^2 \text{ eV}$  near mid gap of Si (can't find the reference but have read it). An oxide grown on such a surface could have lower number of oxygen vacancies created in the grown oxide which is the cause of formation of near interface traps or border traps and fixed charges by the formation of SiO<sub>x</sub>. There densities could thus be possibly lowered, thereby increasing the surface effective and the field effect (FE) mobility in the MOSFETs. It has been suggested by Pantelides [47], that an abrupt Si/SiO<sub>2</sub> interface is possible. The author has tried a CF<sub>4</sub>/H<sub>2</sub> plasma based silicon surface cleaning method with some success during his Ph.D. study at IT-BHU (IIT since 2012) during 1989-96 [48], where the flat band voltage resulted in a lower value due to replacement of native oxide by O<sub>2</sub> plasma oxide. This cleaning method was also investigated by Metzler et al. [49]. They found that the O content on the surface is reduced by more than 50% after the plasma oxidation as compared to more than 80% lower O content after HF etching. The surface reactivity after removing the native oxide immediately resulted in oxidation, whether the surface is at atmospheric pressure or at high vacuum condition [49]. H<sub>2</sub> rich plasma does not show re-oxidation after removal of the native oxide. It is still felt that the native oxide on Si surface formed during the last rinsing process in de-ionised (DI) water after the HF etch can be replaced by another oxide and the author tried the use of  $O_2$  plasma oxide, that could change the oxidation kinetics and improve the oxide quality in terms of lower oxygen vacancy concentration in the oxide and the oxide/Si interface. Of course, apart from the surface clean condition, the defect density at the semiconductor surface and in the bulk should also be kept low. It has been shown in 3C-SiC semiconductor having high defect density results in a poor quality grown oxide [6]. Si technology in this sense is very mature. The SiC or GaN technologies are still relatively less mature where epitaxial layers are used having lower defect densities.

The formula for the long-channel MOSFET ignoring channel length modulation due to short channel effects is given by:

$$I_{DS} = \mu_n C_{ox} \frac{W}{L} [(V_{GS} - V_T) V_{DS} - \frac{V_{DS}^2}{2}]$$

Here,  $I_{DS}$  is the drain to source current,  $\mu_n$  is the electron mobility in the channel,  $C_{ox}$  is the oxide capacitance per unit area, W is the width of the channel, L is the length of the channel,  $V_{GS}$  is the gate to source voltage,  $V_T$  is the threshold voltage of the MOSFET, and  $V_{DS}$  is the drain to source voltage. At low  $V_{DS}$  of say 50 mV, all the transfer curves of the MOSFET will have a common linear region. The field effect (FE) mobility can be obtained by partially differentiating the above formula for the current with  $V_{GS}$  while ignoring the last term in the above formula. It is given by:

$$\frac{\partial I_{DS}}{\partial V_{GS}} = g_m = \mu_n C_{ox} \frac{W}{L} V_{DS}$$

This gives the FE mobility as:

$$\mu_n = \frac{g_m}{C_{ox}} \frac{L}{W} \frac{1}{V_{DS}}$$

A 2008 report has shown that g<sub>m</sub> in an n-channel 4H-SiC MOSFET increases with a reduced length of 1µm as compared to 3µm and increases the peak FE mobility to 50cm<sup>2</sup>/V-s from 35cm<sup>2</sup>/V-s after NO annealing [50]. However, it can be observed in the Fig 2(b) of the reference that this high mobility is available in a very narrow range of zero to 5 V of gate to source voltage and does not prove to be an effective way of increasing mobility. Although, the FE mobility for the NO +  $H_2$  anneal is shown to be highest at 55 cm<sup>2</sup>/V-s on the (0001) oriented surface, and the (1120) a-face oriented surface shows FE mobility of 100 cm<sup>2</sup>/V-s of 4H-SiC-Si face, but the oxide breakdown reported is low at about 5MV/cm after H<sub>2</sub> anneal [51]. Another recent study on deposited oxide has improved mobility to 62cm<sup>2</sup>/V-s after NO anneal by increasing the density of N at interface to 7.1 x  $10^{20}$ /cm<sup>3</sup>, as the midgap D<sub>it</sub> reduced to 8.5 x  $10^{9}$ /cm<sup>2</sup>eV after NO annealing [52]. The N concentration at the interface is at  $2 \times 10^{14}$ /cm<sup>2</sup> after 2 hrs anneal time, in the present collaborative sample [53]. It can go up to the level of the PD of 8.1 x  $10^{14}$ /cm<sup>2</sup> as shown in Table I above. It is shown to be a difficult feat with up to 6 hrs. of NO annealing at 1175°C keeps the N concentration below 2 x 10<sup>14</sup>/cm<sup>2</sup> [53]. A high temperature oxidation at 1300°C to 1500°C has shown to reduce  $D_{NIT}$  as mentioned earlier but increases  $D_{it}$  near  $E_c$ -0.2 eV [20], and therefore must be increasing D<sub>it</sub> thoughout the band gap. The increased D<sub>it</sub> can however be passivated with N by NO anneal and at the same time double the reduced  $D_{\text{NIT}}$  by addition of positive charge due to replacement of O by N. This way, it is possible to increase FE mobility further. The bulk Hall mobility has been shown to be up to 300 cm<sup>2</sup>/V-s for a 4H-SiC-Si face (0001) oriented surface with a doping of up to  $10^{17}$ /cm<sup>3</sup> [54-55]. Potbhare et al. obtained a mobility of 250cm<sup>2</sup>/V-s near the bottom of the inversion layer [56]. It is to be noted that the surface effective mobility comes from partially differentiating drain-source current with drain-source voltage while ignoring the last term, giving the channel conductance gd at low VGS-VT voltage of say 5 to 10 volts. The surface carrier density of  $about10^{12}/cm^2$  in inversion should be available to constitute the current. FE surface mobility is a bit lower than the surface effective mobility. The SiC power MOSFET has an application as a switch. It provides higher off-state voltage rating as compared to Si power MOSFET because of the wider bandgap of SiC that has lower intrinsic carrier density and can therefore withstand higher voltage. It is smaller in size and faster than the Si power MOSFET with and without SiC Schottky Barrier Diode (SBD) as it has much less reverse recovery charge. The use of this switch in DC to AC converter (Power Inverter) will improve the power conversion efficiency. Step-down cyclo-converter is a low frequency application for speed control of motor drives where  $D_{NTT}$  which is dominant at frequencies less than 100 Hz has relevance.

#### **III.** Conclusions

The surface mobility in an n-channel MOSFET on Si-face of 4H-SiC having (0001) orientation is limited by the high density of deep acceptor traps near the semiconductor CB represented by D<sub>NIT</sub> in the text. Although D<sub>it</sub> is significantly reduced, D<sub>NIT</sub> is doubled after NO annealing because N replaces O and adds positive charge to the traps. D<sub>it</sub> is distributed throughout the wide bandgap giving a large total interface trap density and N inclusion at the interface is desirable to reduce D<sub>it</sub>. It is possible to reduce D<sub>NIT</sub> by high temperature oxidation at the expense of increasing D<sub>it</sub> at E<sub>c</sub>-0.2 eV before NO annealing. It is possible to reduce D<sub>it</sub> by increasing the N concentration at the interface. After NO annealing it is clear that the fixed charges are mainly due to deep traps and correlates with the neutral vacancies in the SiO<sub>x</sub> region of 2-3 nm near the interface having Si-C-O-O correlated bonds after wet-re-oxidation. H<sub>2</sub> annealing after NO annealing has increased field effect surface mobility to 55cm<sup>2</sup>/V-s but is causing degradation in oxide breakdown field with charges. A competitive device with N<sub>2</sub> anneal is possible with the use of environmentally friendly Nitrogen gas annealing, giving possibly E' centre as Si-N-N-N. Both, the  $D_{NTT}$  as well as  $D_{it}$  should be monitored while studying processing effects on mobility. Also, oxide breakdown should be monitored along with mobility because improving mobility could lead to lower oxide breakdown fields. The W/L ratio can increase the current in a MOSFET to give higher peak FE mobility, although it is applicable to small gate to source voltages only. Phonon-limited Hall bulk mobility of 300cm<sup>2</sup>/V-s is the upper limit for surface mobility improvements on 4H-SiC semiconductor meant for power MOSFET switch application. The MOSFET has a higher off-state voltage rating, and is smaller and faster than the Si power MOSFET. It can improve the power conversion efficiency of power inverters or help control speed of motors. These are two applications of power MOSFETs.

#### References

- R.K. Chanana, K. McDonald, M. Di Ventra, S.T. Pantelides, L.C. Feldman, G.Y. Chung, C.C. Tin, J.R. Williams, R.A. Weller, [1]. "Fowler-Nordheim hole tunnelling in p-SiC/SiO2 structures", Appl. Phys. Letts, 2000;77(16):2560-2562.
- R.K. Chanana, "Determination of hole effective mass in SiO<sub>2</sub> and SiC conduction band offset using Fowler-Nordheim tunnelling [2]. characteristics across metal-oxide-semiconductor structures after applying oxide field corrections", J. Appl. Phys., 2011:109:104508
- [3]. J.R. Williams, G.Y. Chung, C.C. Tin, K. McDonald, D. Farmer, R.K. Chanana, R.A. Weller, S.T. Pantelides, O.W. Holland, M.K. Das, L.A. Lipkin, L.C. Feldman, "Nitrogen passivation of the interface states near the conduction band edge in 4H-Silicon Carbide", Mat. Res.Soc.Symp. Proc.2001; 640:H3.5.1-H3.5.12.
- G.Y. Chung, C.C. Tin, J.R. Williams, K. McDonald, R.K. Chanana, R.A. Weller, S.T. Pantelides, L.C. Feldman, O.W. Holland, [4]. M.K. Das, J.W. Palmour, "Improved inversion channel mobilityfor 4H-SiC MOSFETs following high temperature anneals in Nitric oxide", IEEE EDL,2001;22(4):176-178.
- [5]. R.K. Chanana, "Interrelated current-voltage/capacitance-voltage traces based characterisation study on 4H-SiC metal-oxidesemiconductor devices in accumul ation and Si device in inversion along with derivation of the average oxide fields for carrier tunnelling from the cathode and the anode", IOSR-JEEE, 2019;14(3):49-63.
- R.K. Chanana, "Issues in current-voltage/capacitance-voltage traces-based MIS characterisation that improves understanding for a [6]. better design of n-channel MOSFETs on Si and SiC", IOSR-JEEE, 2019:14(3): 1-9.
- E.H. Poindexter, "MOS interface states: overview and physicochemical perspective", Semicond. Sci. and Tech. 1989; 4: 961-969. [7].
- N.H. Thoan, K. Keunen, V.V. Afanasev, A. Stesmans, "Interface state energy distribution and Pb defects at Si (110)/SiO2 [8]. interfaces: Comparison to (111) and (100) silicon orientations", J. Appl. Phys. 2011; 109: 013710.
- [9]. T. Umeda, G.-W. Kim, T. Okuda, M. Sometani, T. Kimoto, S. Harada, "Interface carbon defects at 4H-SiC (0001)/SiO2 interfaces studied by electron-spin-resonance spectroscopy", Appl. Phys. Letts., 2018; 113: 061605. V.V. Afanasev, M. Bassler, G. Pensl, M. Schultz, "Intrinsic SiC/SiO<sub>2</sub> interface states", Phys. Stat. Sol. (a), 1997;162: 321.
- [10].
- [11]. R.K. Chanana, "A new method of calculating charged deep level defects density in doped semiconductors from the band offsets of MIS device interfaces", IOSR-JAP, 2016;8(4): 53-56.
- [12]. R.K. Chanana, "Intrinsic Fermi level and charged intrinsic defects density in doped semiconductors from the band offsets of MIS device interfaces", IOSR-JAP, 2017;9(6): 1-7.
- N. Balaji, C. Park, S. Chung, M. Ju, J. Raja, J. Yi, "Effects of low temperature anneal on the interface properties of thermal silicon [13]. dioxide for silicon surface passivation", J. Nanoscience and Nanotechnology, 2016; 16: 4783-4787.
- E.H. Poindexter, P.J. Caplan, B.E. Deal, R.R. Razouk, "Interface states and electron spin resonance centres in thermally oxidised [14]. (111) and (100) silicon wafers", J. Appl. Phys. 1981; 52(2): 879-884.
- [15]. G.Y. Chung, C.C. Tin, J.H. Won, J.R. Williams, K. McDonald, R.A. Weller, S.T. Pantelides, L.C. Feldman, "Interface state densities near the conduction band edge in n-type 4H-and 6H-SiC", IEEE Aerospace Conference Proceedings, Big Sky MT, 2000:5:409.
- [16]. D.M. Fleetwood, ""Border Traps" in MOS devices", IEEE Trans. On Nucl. Sc., 1992;39(2): 269-271.
- D.M. Fleetwood, P.S. Winokur, R.A. Reber, Jr., T.L. Meinsenheimer, J.R. Schwank, M.R. Shaneyfelt, L.C. Riewe, "Effects of [17]. oxide traps, interface traps and "border traps" on metal-oxide-semiconductor devices", J. Appl. Phys. 1993;73(10): 5058-5074.
- R.E. Paulsen, M.H. White, "Theory and application of charge pumping for the characterization of Si-SiO2 interface and near-[18]. interface oxide traps", IEEE Trans. On ED, 1994; 41(7): 1213-1216.
- [19]. N.L. Cohen, R.E. Paulsen, M.H. White, "Observation and characterization of near-interface oxide traps with C-V techniques", IEEE Trans. on ED, 1995; 42(11): 2004-2009.
- [20]. T. Kobayashi, K. Tachiki, K. Ito, T. Kimoto, "Reduction of interface state density in SiC (0001) MOS structures by low-oxygenpartial-pressure annealing", Applied Physics Express, 2019; 12: 031001.
- [21]. M.K. Das, J.A. Cooper, Jr., M.R. Melloch, "Effect of epilayer characteristics and processing conditions on the thermally oxidized SiO<sub>2</sub>/SiC interface", J. Electronic Materials, 1998; 27(4): 353-357.
- [22]. L.A. Lipkin, J.W. Palmour, "Improved oxidation procedures for reduced SiO<sub>2</sub>/SiC defects", J. Electronic Materials, 1996; 25(5): 909-915.

- [23]. S.M. Sze, "Energy Bands and Carrier Concentration" in Semiconductor Devices Physics and Technology, new York, John Wiley and Sons, 1985, pp.1-29.
- [24]. B.E. Deal, M. Sklar, A.S. Grove, E.H. Snow, "Characteristics of surface state charge (Q<sub>ss</sub>) of thermally oxidized silicon", J. Electrochem. Soc.: Solid State Science, 1967; 114 (3): 266-274.
- [25]. R.R. Razouk, B.E. Deal, "Dependence of interface state density on silicon thermal oxidation process variables", J. Electrochem. Soc., Solid-State Science and Technology, 1979; 126(9): 1573-1581.
- [26]. M.J. Uren, J.H. Stathis, E. Cartier, "Conductance measurements on P<sub>b</sub> centres at the (111) Si: SiO<sub>2</sub> interface", J. Appl. Phys. 1996; 80(7): 3915-3922.
- [27]. R.A. Weeks, "Paramagnetic resonance of lattice defects in irradiated quartz", J. Appl. Phys. 1956;27(11): 1376-1381.
- [28]. R.A. Weeks, R.H. Magruder III, A. Stesmans, "Review of some experiments in the 50 year saga of the E' centre and suggestions for future research", J. Non-Crystalline Solids, 2008;354:208-216.
- [29]. D.L. Griscom, "Optical properties and structure of defects in silica glass", The Centennial Memorial issue of the Ceramic Society of Japan, 1991; 99(10):923-942.
- [30]. L. Skuja, "Optically active oxygen-deficiency-related centres in amorphous silicon dioxide", J. Non-Crystalline Solids, 1998; 239:16-48.
- [31]. P.M. Lenahan, J.F. Conley, Jr., B.D. Wallace, "A model of hole trapping in SiO<sub>2</sub> films on silicon", J. Appl. Phys. 1997;81(10): 6822-6824.
- [32]. J. Rozen, S. Dhar, M.E. Zvanut, J.R. Williams, L.C. Feldman, "Density of interface states, electron traps, and hole traps as a function of the nitrogen density in SiO<sub>2</sub> on SiC", J. Appl. Phys. 2009;105: 124506.
  [33]. S. Wang, S. Dhar, Shu-rui Wang, A.C. Ahyi, A. Franceschetti, J.R. Williams, L.C. Feldman, S.T. Pantelides, "Bonding at the SiC-
- [33]. S. Wang, S. Dhar, Shu-rui Wang, A.C. Ahyi, A. Franceschetti, J.R. Williams, L.C. Feldman, S.T. Pantelides, "Bonding at the SiC-SiO<sub>2</sub> interface and effects of Nitrogen and Hydrogen", Physical Review Letters, 2007;98: 026101.
- [34]. C.X. Zhang, X. Shen, En X. Zhang, D.M. Fleetwood, R.D. Schrimpf, S.A. Francis, T. Roy, S. Dhar, Sei-Hyung Ryu, S.T. Pantelides, "Temperature dependence and postirradiation annealing response of the 1/f noise of 4H-SiC MOSFETs", IEEE Trans. on ED, 2013; 60(7): 2361-2366.
- [35]. P. Fiorenza, F. Giannazzo, F. Roccaforte, "Characterisation of SiO<sub>2</sub>/4H-SiC Interfaces in 4H-SiC MOSFETs: A Review", Energies, 2019; 12, 2310:1-22.
- [36]. W.L. Warren, J. Kanicki, E.H. Poindexter, "Paramagnetic point defects in silicon nitride, and silicon oxynitride thin films on silicon", Colloids and Surfaces A: Physicochemical and Engineering Aspects, 1996; 115:311-317.
- [37]. C. Onneby, C.G. Pantano, "Silicon oxycarbide formation on SiC surfaces and at the SiC/SiO<sub>2</sub> interface", J. Vac. Sci. Technol. A, 1997; 15(3): 1597-1602.
- [38]. H. Yano, F. Katafuchi, T. Kimoto, H. Matsunami, "Effects of wet oxidation/anneal on interface properties of thermally oxidized SiO<sub>2</sub>/SiC MOS system and MOSFET's", IEEE Trans. On ED, 1999; 46(3): 504-510.
- [39]. C.N. Berglund, "Surface states at steam-grown silicon-silicon dioxide interfaces", IEEE Trans. On ED, 1966; 13(10): 701-705.
- [40]. S. Asaba, T. Shimizu, Y. Nakabayashi, S. Fukatsu, T. Ito, R. lijima, "Novel gate insulator process by nitrogen annealing for Si-face SiC MOSFET with high mobility and high reliability", Material Science Forum, 2018;924:457-460.
- [41]. Y. Sun, C. Yang, Z. Yin, F. Qin, D. Wang, "Plasma passivation of near-interface oxide traps and voltage stability in SiC MOS capacitors", J. Appl. Phys. 2019; 125: 185703.
- [42]. R.K. Chanana, R. Dwivedi, S.K. Srivastava, "Effect of annealing and plasma precleaning on the electrical properties of N<sub>2</sub>O/SiH<sub>4</sub> PECVD oxide as gate material in MOSFETs and CCDs", Solid-State Electronics, 1993;36(7): 1021-1026.
- [43]. T. Narushima, M. Kato, S. Murase, C. Ouchi, Y. Iguchi, "Oxidation of silicon and silicon carbide in ozone-containing atmospheres at 973 K", J. Am. Ceramic Society, 2002;85(8): 2049-2055.
- [44]. R. Kosugi, K. Fukuda, K. Arai, "Thermal oxidation of (0001) 4H-SiC at high temperatures in ozone-admixed oxygen gas ambient", Appl. Phys. Letts., 2003; 83(5): 884-886.
- [45]. S. Haney and A. Agarwal, "The effects of Implant activation anneal on the effective inversion layer mobility of 4H-SiC MOSFETs", J. Electronic Materials, 2008; 37(5): 666-671.
- [46]. C. Gu, C. Zhou, D.S. Ang, X. Ju, R. Gu, T. Duan, "The role of the disordered HfO<sub>2</sub> network in the high-κ n-MOSFET shallow electron trapping", J. Appl. Phys. 2019; 125: 025705.
- [47]. S.T. Pantelides, G. Duscher, M. Di Ventra, R. Buczko, K. McDonald, M.B. Huang, R.A. Weller, I. Baumvol, F.C. Stedile, C. Radtke, S.J. Pennycook, G. Chung, C.C. Tin, J.R. Williams, J. Won, L.C. Feldman, "Atomic-scale engineering of the SiC-SiO<sub>2</sub> interface", International Conference on Silicon Carbide and Related Materials, Proceedings, 1999; Research Triangle Park, North Carolina.
- [48]. R.K. Chanana, R. Dwivedi, S.K. Srivastava, "Silicon wafer cleaning with CF<sub>4</sub>/H<sub>2</sub> plasma and its effect on the properties of dry thermally grown oxide", Solid-State Electronics, 1992;35(10): 1417-1421.
- [49]. D. Metzler, C. Li, C.S. Lai, E.A. Hudson, G.S. Oehrlein, "Investigation of thin oxide removal fromSi substrates using an SiO<sub>2</sub> atomic layer etching approach: the importance of the reactivity of the substrate", J. Phys. D: Appl. Phys. 2017;50:254006.
- [50]. M. Gurfinkel, Hao D. Xiong, Kin P. Cheung, John S. Suehle, J.B. Bernstein, Y. Shapira, A.J. Lelis, D. Habersat, N. Goldman, "Characterization of transient gate oxide trapping in SiC MOSFETs using fast I-V techniques", IEEE Trans. On ED, 2008; 55(8): 2004-2012.
- [51]. S. Dhar, S. Wang, A.C. Ahyi, T. Issac-Smith, S.T. Pantelides, J.R. Williams, L.C. Feldman, "Nitrogen and Hydrogen induced trap passivation at the SiO<sub>2</sub>/4H-SiC interface", Material Science Forum, 2006;527-529:949-954.
- [52]. A. Severino, N. Piluso, M.A. Di Stefano, F. Cordiano, M. Camalleri, G. Arena, "Study of Post-Oxidation-Annealing (POA)process on deposited high-temperature oxide (HTO) layers as gate dielectric in SiC MOSFET", Materials Science Forum, 2019;963: 456-459.
- [53]. K. McDonald, L.C. Feldman, R.A. Weller, G.Y. Chung, C.C. Tin, J.R. Williams, "Kinetics of NO nitridation in SiO<sub>2</sub>/4H-SiC", J. Appl. Phys., 2003;93(4):2257-2261.
- [54]. H. Harima, S. Nakashima, T. Uemura, "Raman scattering from anisotropic LO-phonon-plasmon coupled mode in n-type 4H- and 6H-SiC", J. Appl. Phys. 1995;78(3): 1996-2005.
- [55]. M. Noguchi, T. Iwamatsu, H. Amishiro, H. Watanabe, K. Kita, N. Miura, "Hall effect mobility in inversion layer of 4H-SiC MOSFETs with a thermally grown gate oxide", Jap. J. Appl. Phys., 2019, 58:SBBD14.
  [56]. S. Potbhare, N. Goldsman, G. Pennington, A. Lelis, J.M. McGarrity, "Numerical and experimental characterization of 4H-silicon
- [56]. S. Potbhare, N. Goldsman, G. Pennington, A. Lelis, J.M. McGarrity, "Numerical and experimental characterization of 4H-silicon carbide lateral metal-oxide-semiconductor field-effect transistor", J. Appl. Phys. 2006, 100: 044515.